




版权说明:本文档由用户提供并上传,收益归属内容提供方,若内容存在侵权,请进行举报或认领
文档简介
1、课程名称Course集成电路设计技术项目名称Item二输入与非门、或非门版图设计与非门电路的版图:惠冏:淳等溢) 一”=».、:l' R"II."».L 一*% ".<.、乙玄;:完案不片蜜三:!-m;-;-一二二w-r:?r<r:-;-:t:B-rllt-':d AKA、>ll-1-4 ;以 p:!ri:p:筋方始mm 蒙汶浸 ,:-/-.'.'''.'|"<,112 :<-:-"d- 也至0Z左右羽K符n:!-:j:fij!r:7-m&
2、#39;l.L'si?>,>1-X:工 二nVEVV 上 。盘.出七1;!FiW腐J域比J滋初恸一勰h-.aNFa T- r L h r % . . . .1 ,1. 11二.:二二:,.;二一 匕一'I匕 F、«.匕 nl/'Lrl- ”,4|.:-,.1|"'.二"'.,+|1'.'.I.11'.I.“1-.,.spc文件(瞬时分析):* Circuit Extracted by Tanner Research's L-Edit V7.12 / Extract V4.00 ;*
3、 TDB File: E:cmosyufeimen, Cell: Cell0* Extract Definition File: C:Program FilesTanner EDAL-Editsprmorbn20.ext* Extract Date and Time: 05/25/2011 - 10:03.include H:ml2_125.mdVPower VDD GND 5va A GND PULSE (0 5 0 5n 5n 100n 200n)vb B GND PULSE (0 5 0 5n 5n 50n 100n).tran 1n 400n.print tran v(A) v(B)
4、v(F) * WARNING: Layers with Unassigned AREA Capacitance.* <Poly Resistor* <Poly2 Resistor* <N Diff Resistor* <P Diff Resistor* <N Well Resistor* <P Base Resistor* WARNING: Layers with Unassigned FRINGE Capacitance.* <Pad Comment* <Poly Resistor* <Poly2 Resistor>* <N
5、Diff Resistor>* <P Diff Resistor>* <N Well Resistor>* <P Base Resistor>* <Poly1-Poly2 Capacitor* WARNING: Layers with Zero Resistance.* <Pad Comment* <Poly1-Poly2 Capacitor>* <NMOS Capacitor>* <PMOS Capacitor>* NODE NAME ALIASES* 1 = VDD (34,37)* 2 = A (2
6、9.5,6.5)* 3 = B (55.5,6.5)* 4 = F (42.5,6.5)* 6 = GND (25,-22)M1 VDD B F VDD PMOS L=2u W=9u AD=99p PD=58u AS=54p PS=30u* M1 DRAIN GATE SOURCE BULK (47.5 14.5 49.5 23.5)M2 F A VDD VDD PMOS L=2u W=9u AD=54p PD=30u AS=99p PS=58u* M2 DRAIN GATE SOURCE BULK (39.5 14.5 41.5 23.5)M3 F B 5 GND NMOS L=2u W=9
7、.5u AD=52.25p PD=30u AS=57p PS=31u* M3 DRAIN GATE SOURCE BULK (47.5-18 49.5 -8.5)M4 5 A GND GND NMOS L=2u W=9.5u AD=57p PD=31u AS=52.25p PS=30u* M4 DRAIN GATE SOURCE BULK (39.5 -18 41.5 -8.5)* Total Nodes: 6* Total Elements: 4* Extract Elapsed Time: 0 seconds.END与非门电路仿真波形图(瞬时分析)11 i i 11111 u jTTw+r
8、+wH ILi JlIllii !+<+T+4+<ww4+i,wM444T+T<+rt4+1H444m«+H,i+44,H+,w4+i+M4+i+*T«44T+4wHiw«4+H,wM4+i+«4+t,r+44+4w+14w+t<4+tT»< 111 d . I Htmw+t+wJ 11 u i11 L . 1111 ifjcmosyu£eimen. cut I '2 口口 Timers).:0D£cmosyii£etmen. cut0到LOO1502002 切300汹Time
9、 (as) fkinosXyufeinien cut050:001502002503t»150Ttmp TnQ.spc文件(直流分析):* Circuit Extracted by Tanner Research's L-Edit V7.12 / Extract V4.00 ;* TDB File: E:cmosyufeimen, Cell: Cell0* Extract Definition File: C:Program FilesTanner EDAL-Editsprmorbn20.ext* Extract Date and Time: 05/25/2011 - 10:
10、03 .include H:ml2_125.mdVPower VDD GND 5va A GND 5vb B GND 5.dc va 0 5 0.02 vb 0 5 0.02.print dc v(F)* WARNING: Layers with Unassigned AREA Capacitance.* <Poly Resistor* <Poly2 Resistor* <N Diff Resistor* <P Diff Resistor>* <N Well Resistor>* <P Base Resistor>* WARNING: La
11、yers with Unassigned FRINGE Capacitance.* <Pad Comment* <Poly Resistor>* <Poly2 Resistor>* <N Diff Resistor>* <P Diff Resistor>* <N Well Resistor>* <P Base Resistor>* <Poly1-Poly2 Capacitor>* WARNING: Layers with Zero Resistance.* <Pad Comment* <Pol
12、y1-Poly2 Capacitor>* <NMOS Capacitor>* <PMOS Capacitor>* NODE NAME ALIASES* 1 = VDD (34,37)* 2 = A (29.5,6.5)* 3 =B (55.5,6.5)* 4 =F (42.5,6.5)* 6 =GND (25,-22)M1 VDD B F VDD PMOS L=2u W=9u AD=99p PD=58u AS=54p PS=30u* M1 DRAIN GATE SOURCE BULK (47.5 14.5 49.5 23.5)M2 F A VDD VDD PMOS
13、 L=2u W=9u AD=54p PD=30u AS=99p PS=58u* M2 DRAIN GATE SOURCE BULK (39.5 14.5 41.5 23.5)M3 F B 5 GND NMOS L=2u W=9.5u AD=52.25p PD=30u AS=57p PS=31u* M3 DRAIN GATE SOURCE BULK (47.5-18 49.5 -8.5)M4 5 A GND GND NMOS L=2u W=9.5u AD=57p PD=31u AS=52.25p PS=30u* M4 DRAIN GATE SOURCE BULK (39.5 -18 41.5 -
14、8.5)* Total Nodes: 6* Total Elements: 4* Extract Elapsed Time: 0 seconds .END与非门电路仿真波形图(直流分析)或非门电路的版图:一 一 1 l lalllll I- 一 二”二三二二-:>:S:EI7?7=:;,.:-上,:-*'-=:?-;之;?唁-:1:'-:-<“-:1?-:? SB 9.2 - - 9 - - - - -二二三:三2/沏司777%一9- 1T :!工行:匕 以 r 1>M'-.J>nm.:-)7/忘比宵七常.spc文件(瞬时分析):* Circui
15、t Extracted by Tanner Research's L-Edit V7.12 / Extract V4.00 ;* TDB File: E:cmoshuofeimen, Cell: Cell0* Extract Definition File: C:Program FilesTanner EDAL-Editsprmorbn20.ext* Extract Date and Time: 05/25/2011 - 10:04.include H:CMOSml2_125.mdVPower VDD GND 5va A GND PULSE (0 5 0 5n 5n 100n 200n
16、)vb B GND PULSE (0 5 0 5n 5n 50n 100n).tran 1n 400n.print tran v(A) v(B) v(F)* WARNING: Layers with Unassigned AREA Capacitance.* <Poly Resistor* <Poly2 Resistor* <N Diff Resistor* <P Diff Resistor>* <N Well Resistor>* <P Base Resistor>* WARNING: Layers with Unassigned FRI
17、NGE Capacitance.* <Poly Resistor>* <Poly2 Resistor>* <N Diff Resistor>* <P Diff Resistor* <N Well Resistor* <Pad Comment* <P Base Resistor* <Poly1-Poly2 Capacitor* WARNING: Layers with Zero Resistance.* <Pad Comment* <Poly1-Poly2 Capacitor* <NMOS Capacitor*
18、<PMOS Capacitor* NODE NAME ALIASES* 1=VDD (34,37)* 2=A (29.5,6.5)* 3=B (55.5,6)* 4=F (42.5,6.5)* 5=GND (25,-22)M1 6 A VDD VDD PMOS L=2u W=9u AD=54p PD=30u AS=49.5p PS=29u* M1 DRAIN GATE SOURCE BULK (39.5 14.5 41.5 23.5)M2 F B 6 VDD PMOS L=2u W=9u AD=49.5p PD=29u AS=54p PS=30u* M2 DRAIN GATE SOURC
19、E BULK (47.5 14.5 49.5 23.5)M3 F A GND GND NMOS L=2u W=9.5u AD=57p PD=31u AS=104.5p PS=60u* M3 DRAIN GATE SOURCE BULK (39.5 -18 41.5 -8.5)M4 GND B F GND NMOS L=2u W=9.5u AD=104.5p PD=60u AS=57p PS=31u* M4 DRAIN GATE SOURCE BULK (47.5-18 49.5 -8.5)* Total Nodes: 6* Total Elements: 4* Extract Elapsed
20、Time: 0 seconds .END或非门电路仿真波形图(瞬时分析)e:Vmoshuofeiiaen. oxexmosmuofeunen. outTime (ns*,1 iX2002JQ300350Time (ns;e:cmoshuoBinien. oit.spc文件(直流分析):* Circuit Extracted by Tanner Research's L-Edit V7.12 / Extract V4.00 ;* TDB File: E:cmoshuofeimen, Cell: CellO* Extract Definition File: C:Program Files
21、Tanner EDAL-Editsprmorbn20.ext* Extract Date and Time: 05/25/2011 - 10:04.include H:CMOSml2_125.mdVPower VDD GND 5va A GND 5vb B GND 5.dc va 0 5 0.02 vb 0 5 0.02.print dc v(F)* WARNING: Layers with Unassigned AREA Capacitance.* <Poly Resistor* <Poly2 Resistor* <N Diff Resistor* <P Diff R
22、esistor* <N Well Resistor* <P Base Resistor>* WARNING: Layers with Unassigned FRINGE Capacitance.* <Poly Resistor>* <Poly2 Resistor>* <N Diff Resistor>* <P Diff Resistor>* <N Well Resistor>* <Pad Comment* <P Base Resistor>* <Poly1-Poly2 Capacitor* W
23、ARNING: Layers with Zero Resistance.* <Pad Comment* <Poly1-Poly2 Capacitor>* <NMOS Capacitor>* <PMOS Capacitor>* NODE NAME ALIASES* 1 = VDD (34,37)* 2 = A (29.5,6.5)* 3 = B (55.5,6)* 4 = F (42.5,6.5)* 5 = GND (25,-22)M1 6 A VDD VDD PMOS L=2u W=9u AD=54p PD=30u AS=49.5p PS=29u* M
24、1 DRAIN GATE SOURCE BULK (39.5 14.5 41.5 23.5)M2 F B 6 VDD PMOS L=2u W=9u AD=49.5p PD=29u AS=54p PS=30u* M2 DRAIN GATE SOURCE BULK (47.5 14.5 49.5 23.5)M3 F A GND GND NMOS L=2u W=9.5u AD=57p PD=31u AS=104.5p PS=60u* M3 DRAIN GATE SOURCE BULK (39.5 -18 41.5 -8.5)M4 GND B F GND NMOS L=2u W=9.5u AD=104
25、.5p PD=60u AS=57p PS=31u* M4 DRAIN GATE SOURCE BULK (47.5-18 49.5 -8.5)* Total Nodes: 6* Total Elements: 4* Extract Elapsed Time: 0 seconds.END或非门电路仿真波形图(直流分析):h: umos huulchnen de.out课程名称Course集成电路设计技术项目名称Item二输入与非门、或非门 版图设计目的Objective1 .掌握利用E-EDIT进彳T IC设计方法,设计二输入与非门版图并仿真2 .掌握利用L-EDIT进彳T IC设计方法,设计二输入或非门版图并仿真3 .领会并掌握版图设计最优化实现方法。内容(
温馨提示
- 1. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
- 2. 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
- 3. 本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
- 4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
- 5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
- 6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
- 7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。
最新文档
- 辅警调解业务知识培训课件
- 中国银行2025六盘水市秋招面试典型题目及参考答案
- 交通银行2025武汉市笔试英文行测高频题含答案
- 中国银行2025保山市结构化面试15问及话术
- 2025年3D打印技术的个性化定制优势
- 2025海洋塑料污染的源头控制
- 2025行业数字化转型挑战与对策-1
- 2025应急管理行业创新发展报告
- 邮储银行2025黄山市秋招半结构化面试题库及参考答案
- 交通银行2025威海市数据分析师笔试题及答案
- 曲臂高空作业车施工方案
- 病人陪护考试题及答案
- 中医失眠治疗
- 2025年农业经济管理基础知识试卷及答案
- 2024年重庆万州公开招聘社区工作者考试试题答案解析
- 果树中级工试题及答案
- 2025-2030中国纳米薄膜市场未来发展战略与需求潜力调查研究报告
- 书写材料对书法创作的影响分析
- 2025专营销售代理合同范本
- 临床护理不良事件案例2025
- 儿科规培入科教育
评论
0/150
提交评论