Lattice iCE40 HX超低功耗mobileFPGA系列开发方案_第1页
全文预览已结束

下载本文档

版权说明:本文档由用户提供并上传,收益归属内容提供方,若内容存在侵权,请进行举报或认领

文档简介

1、lattice ice40 hx超低功耗mobilefpga系列开发方案lattice公司的ice40 hx超低功耗mobile系列,和其它任何的或fpga器件相比,可提供最低的静态和动态功耗,大约640到7680个规律单元和触发器,每个器件包含8到32个ram区块,每个区块有4kb存储,用于数据存储和缓冲,特殊适合对成本敏感和量大的应用.本文介绍了ice40 hx系列主要特性,ice40 hx系列架构图,主要产品和特性,以及iceblink40 ice40hx1k 评估板主要特性,主要元件清单和元件布局图.the lattice semiconductor ice40 lp-series a

2、nd hx-series programmable logic family are designed to deliver the lowest static and dynamic power consumption of any comparable cpld or fpga device. ice40 fpgas are designed specifically for cost-sensitive, high-volume applications. ice40 fpga are fully user-programmable and can self-configure from

3、 a configuration image stored in on-chip, nonvolatile configuration memory (nvcm) or stored in an external commodity spi serial flash prom or downloaded from an external processor over an spi-like serial port. ice40 components deliver from approximately 640 to 7,680 logic cells and flip-flops while

4、consuming a fraction of the power of comparable programmable logic devices. each ice40 device includes 8 to 32 ram blocks, each with 4kbits storage, for on-chip data storage and data buffering.each ice40 device consists of five primary architectural elements.an array of programmable logic blocks (pl

5、bs)each plb contains eight logic cells (lcs); each logic cell consists of a fast, four-input look-up table (lut4) capable of implementing any combinational logic function of up to four inputs, regardless of complexityad-type flip-flop with an optional clock-enable and set/reset controlfast carry log

6、ic accelerates arithmetic functions: adders, subtracters, comparators, and counters.common clock input with polarity control, clock-enable input, and optional set/reset control input to the plb is shared among all eight logic cellstwo-port, 4kbit ram blocks (ram4k)256x16 default configuration; selec

7、table data width using programmable logic resourcessimultaneous read and write access; ideal for fifo memory and data buffering applicationsram contents pre-loadable during configurationfour i/o banks with independent supply voltage, multiple programmable input/output (pio) blockslv i/o standards and lvds outputs supported in all banksi/o bank 3 supports additional lvds, and sublvds i/o standardsone or two phase-locked loops (pll)very low powerclock multiplication and divisionphase shifting in fixed 90° incrementsstatic or dynamic phase shiftingprogrammable interconnections betwee

温馨提示

  • 1. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
  • 2. 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
  • 3. 本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
  • 4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
  • 5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
  • 6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
  • 7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。

评论

0/150

提交评论