cadence生成网络表时出现如下错误解决办法.doc_第1页
cadence生成网络表时出现如下错误解决办法.doc_第2页
cadence生成网络表时出现如下错误解决办法.doc_第3页
cadence生成网络表时出现如下错误解决办法.doc_第4页
cadence生成网络表时出现如下错误解决办法.doc_第5页
全文预览已结束

下载本文档

版权说明:本文档由用户提供并上传,收益归属内容提供方,若内容存在侵权,请进行举报或认领

文档简介

cadence生成网络表时出现如下错误,解决办法(转)上一篇/下一篇2012-07-16 18:59:32 / 个人分类:PCB设计查看( 331 )/评论( 0 )/评分(0/0)这样吧,一类一类的来分析。(1)WarningNo_connect#1 Warning ALG0047No_connectproperty on Pin P1.8 ignored forP1: SCHEMATIC1, 13)URAT (7.90, 1.20). Connecting pin to net N16811229.&H)KhwM$k3D3pdT$W7heALG0047,这个警告基本可以忽略;造成这个问题的原因是,设计之初先对器件相关的管脚上加上X(也就是NC符号),更新设计的过程又对管脚做了连接处理;但是后面的连接处理没有去掉管脚的NC属性,不信的话把那个管脚上的net删掉看看。RG9f解决办法很简单,对这些管脚再做一次NC(2)WarningPart Name#5 Warning ALG0016Part NameCAP PN_C100UP-6.3V-SMT-S_100UF/6.3V is renamed to CAP PN_C100UP-6.3V-SMT-S_100UF/这个警告不可避免,allegro对相关的属性名称进行合并,超过一定数量的字符就截掉;在命名规范的前提下就不考虑这个警告了。无法根治这个#2 Warning ALG0016 Part Name?j#w?rm之类的错误在于你建立元件原理图的时候你的原件Value值太长了超过32个字符,从而使系统在进行命名规范的时候溢出,而出错,很简单的,只写关键元件名,比如A2541P10_HDR2X5-100MIL_2X5 HEADER is renamed to A2541P10_HDR2X5-100MIL_2X5 HEAD错误只需要把2X5 HEADER更改为A2541P10,去除中间的空格即可.U(ZE0B5L5b%X;n4gAllegro对一些字符例如空格,小数点等等很在意,可以参阅相关文档的描述.(3)ErrorIllegal character Dot(.) found in PCB Footprint#1 ErrorALG0081 Illegal character Dot(.) found in PCB Footprint property for component instance C255: PG16_AC97, PG16_AC97 (226.06, 132.08) .封装命名不能包含“.”(4)ErrorIllegal character Forward Slash(/) found in PCB Footprint property#1 ErrorALG0081 Illegal character Forward Slash(/) found in PCB Footprint property for component instance C255: PG16_AC97, PG16_AC97 (226.06, 132.08) .#2 ErrorALG0081 Illegal character Forward Slash(/) found in PCB Footprint property for component instance D3: PG01_LED&Switch&7-Segment Disp, PG01_LED&Switch&7-Segment Disp (93.98, 33.02) .#3 ErrorALG0081 Illegal character Forward Slash(/) found in PCB Footprint property for component instance C245: PG16_AC97, PG16_AC97 (205.74, 35.56) .封装命名不能包含“/”(5)比较隐藏的排除法Loading. E:FPGASCHallegro/pstchip.dat#34 WARNING(SPCODD-34):Expected ; character on line 5308.Check the name and value syntax for invalid characters in theprimitive definition before the line number.ERROR(SPCODD-47):File ./allegro/pstchip.dat could not be loaded,and the packaging operation did not complete. Check the pxl.log file for the errors causing this situation and package the design again.#53 ERROR(SPCODD-53): Packaging cannot be completed because packaging has encountered a null object ID. The design may not have been saved correctly. Save the schematic and rerun packaging.#187 ErrorALG0036 Unable to read logical netlist data.Exiting. D:CadenceSPB_16.2toolscapturepstswp.exe -pst -d E:FPGASCHmotherboard.dsn -n E:FPGASCHallegro -c D:CadenceSPB_16.2toolscaptureallegro.cfg -v 3 -j PCB Footprint* Done*掌握排错方法,查找文件pstchip.dat,第on line 5308看看错误,便可以解决(6)封装命名中不能包含“小数点”、“/”、“空格”,把空格换成下划线或删除,可以解决* Netlisting the design*Design Name:E:FPGASCHbasicboard.dsnNetlist Directory:E:FPGASCHallegroConfiguration File:D:CadenceSPB_16.2toolscaptureallegro.cfgSpawning. D:CadenceSPB_16.2toolscapturepstswp.exe -pst -d E:FPGASCHbasicboard.dsn -n E:FPGASCHallegro -c D:CadenceSPB_16.2toolscaptureallegro.cfg -v 3 -j PCB Footprint#1 ErrorALG0081 Illegal character White space found in PCB Footprint property for component instance MG2: Basic, PG06_Stepmotor (180.34, 83.82) .#2 ErrorALG0081 Illegal character White space found in PCB Footprint property for component instance ISO1: Basic, PG05_DC Motor (134.62, 40.64) .#3 Info: PCB Editor does not support Dots(.), Forward Slash(/) and White space in footprint names. The supported characters include Alphabets, Numerics, Underscore(_) and Hyphen(-).#4 Aborting Netlisting. Please correct the above errors and retry.Exiting. D:CadenceSPB_16.2toolscapturepstswp.exe -pst -d E:FPGASCHbasicboard.dsn -n E:FPGASCHallegro -c D:CadenceSPB_16.2toolscaptureallegro.cfg -v 3 -j PCB Footprint* Done *封装命名中不能包含“小数点”、“/”、“空格”,把空格换成下划线或删除,可以解决(7)Warning#11 Warning ALG0051 Pin GND is renamed to GND#A6 after substituting illegal characters in Package XC3S1400A-4FG676-C_0FF , U1A: SCHEMATIC1, PG01_FPGACONFIG (2.40, 3.10).#12 Warning ALG0051 Pin GND is renamed to GND#A11 after substituting illegal characters in Package XC3S1400A-4FG676-C_0FF , U1A: SCHEMATIC1, PG01_FPGACONFIG (2.40, 3.10).#13 Warning ALG0051 Pin GND is renamed to GND#A1 after substituting illegal characters in Package XC3S1400A-4FG676-C_0FF , U1A: SCHEMATIC1, PG01_FPGACONFIG (2.40, 3.10).#14 Warning ALG0051 Pin GND is renamed to GND#W8 after substituting illegal characters in Package XC3S1400A-4FG676-C_0FF , U1A: SCHEMATIC1, PG01_FPGACONFIG (2.40, 3.10).这条警告信息,在命名规范的前提下就不考虑这个警告了。无法根治,除非去除检测(8)#60 Warning ALG0016 Part Name COM_172_SIP17X2_COM_172 is renamed to COM_172_SIP17X2_COM_172.#61 Warning ALG0060 No pins are present in J53. Ignoring this componentin netlist.#62 Warning ALG0016 Part Name 1X3P,MALE,DIP_2.0_SIP3_1X3P_2.54MM is renamed to 1X3P,MALE,DIP_2.0_SIP3_1X3P_2.5.器件管脚不存在,有的器件做了但没放管脚,正常(9)error: Same Pin Number connected to more than one net.请检查这个器件的位号是否有重复。一般是重复了才会出现这种情况。Checking Pins and Pin ConnectionsERROR:DRC0031Same Pin Number connected tomore than onenet. LED&Switch&7-SegmentDisp/U17

温馨提示

  • 1. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
  • 2. 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
  • 3. 本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
  • 4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
  • 5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
  • 6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
  • 7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。

评论

0/150

提交评论