汽车尾灯控制电路设计正文.doc

汽车尾灯控制电路设计正文

收藏

压缩包内文档预览:
预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图 预览图
编号:552199    类型:共享资源    大小:111.44KB    格式:ZIP    上传时间:2015-12-05 上传人:QQ28****1120 IP属地:辽宁
6
积分
关 键 词:
毕业设计论文
资源描述:
汽车尾灯控制电路设计正文,毕业设计论文
内容简介:
1 1 引言 在日新月异的 21 世纪里, 电 子产品得到了迅速发展 。 许多 电 器 设备都 趋于人性化、 智能化 , 这些电器设备大部分都含有 CPU 控制器 或者是 单片机。 单片机以其高可靠性、高性价比、低电压、低功耗等一系列优点,近几年得到迅猛发展和大范围推广,广泛应用于工业控制系统、通讯设备、日常消费类产品和玩具等。并且已经深入到工业生产的各个环节以及人民生活的各个方面,如车间流水线控制、自动化系统等、智能型家用电器(冰箱、空调、彩电)等。 用单片机来控制的小型 电 器 产品具有便携实用,操作简单的特点。 本文设计的 汽车尾灯控制电路 属于小型智 能电子产品。利用单 片机进行控制,实时时钟芯片进行记时,外加掉电存储电路和显示电路。 此设计具有相当重要的现实意义和实用价值。 2 系统概述 本设计以 AT89S52单片机为核心,构成单片机控制电路, 完成对 它们的 自动调整和掉电保护 。人机接口由 四 个按键来实现,用这 四 个按键对 汽车左转,右转,停车和检测进行控制。 。软件控制程序实现所有的功能。整机电路使用 +5V 稳压电源,可稳定工作。系统框图如图 2-1 所示, 其软硬件设计简单,可广泛应用于长时间 工作 的 系统中。 图 2-1 系统框图 3 方案选择 由于 汽车尾 灯控制电路 的种类比较多, 因此 方案选择在设计中是至关重要的。 正确地选择方案可以减小开发难度,缩短开发周期,降低成本,更快地将产品推向市场。 3.1 方案 1 基于 AT89S52 单片机的 汽车尾灯控制电路 设计 直接用 AT89S52 单片机来实现 汽车尾灯控制电路 设计。 AT89S52 是一种带 8K字节闪烁可编程可擦除只读存储器的低电压,高性能 CMOS 8 位微处理器,俗称单片机。单片机的 可擦除只读存储器可以反复擦 写 1000 余 次。由于将多功能 8 位 CPU 和闪烁存储器组合在单个芯片中, ATMEL 的 AT89S52 是一种高效微控制器 ,为很多嵌入式控制系统提供了一种灵活性高且价廉的方案。 用单片机来实现 汽车尾灯控制电路 设计,无须外接其他芯片,充分利用了单片机人机接口 显示电路 软件控制程序 电 源电路 单片机控制电路 nts 2 的资源。 3.2 方案 2 基于 电子元件的汽车尾灯控制电路 设计 用电子元件接的汽车尾灯控制电路,电路复杂,接点较多,电路稳定性差。 汽车左右和刹车仿真电路 汽车尾灯控制电路 设计总体框图 4 系统硬件电路的设计 按照系统设计功能的要求,初步确定设计系统由主控模 块、 键盘接口模块、显示模块 共 3个模块组成,电路系统构成框图如图 4-1所示。主控芯片使用 52 系列 AT89S52单片机, 开关控制电路 译码电路 74138 显示驱动电路 记数电路 74161 R1R2R3 L1L2L3 脉冲产生电路 555 nts 3 图 4-1 汽车尾灯控制 电路系统构成框图 4.1 系统核心部分 闪电存储型器件 AT89S52 4.1.1 AT89S52 具有下列主要性能 5: 8KB 可改编程序 Flash 存储器(可经受 1000 次的写入 /擦除周期) 全静态工作: 0Hz 24MHz 三级程序存储器保密 128 8 字节内部 RAM 32 条可编程 I/O 线 2个 16 位定时器 /计数器 6个中断源 可编程串行通道 片内时钟振荡器 4.1.2 AT89S52 的引脚及功能 AT89S52 单片机的管脚说明如图 4-2所示。 P 1. 01P 1. 12P 1. 23P 1. 34P 1. 45P 1. 56P 1. 67P 1. 78RS T9P 3. 0( R X D )10P 3. 1( T X D )11P 3. 2( IN T 0 )12P 3. 3( IN T 1 )13P 3. 4( T 0)14P 3. 5( T 1)15P 3. 6( W R )16P 3. 7( R D )17X T A L 218X T A L 119G N D20P 2. 0( A 8)21P 2. 1( A 9)22P 2. 2( A 10 )23P 2. 3( A 11 )24P 2. 4( A 12 )25P 2. 5( A 13 )26P 2. 6( A 14 )27P 2. 7( A 15 )28P S E N29A L E /P RO G30E A / V P P31P 0. 7( A D 7 )32P 0. 6( A D 6 )33P 0. 5( A D 5 )34P 0. 4( A D 4 )35P 0. 3( A D 3 )36P 0. 2( A D 2 )37P 0. 1( A D 1 )38P 0. 0( A D 0 )39V C C40( 89S52) 主控模块 时钟电路 键扫描电路 晶体管 显示 存储电路 nts 4 图 4-2 AT89S52 的 管脚 (1) 主要电源引脚 VCC 电源端 GND 接地端 (2) 外接晶体引脚 XTAL1和 XTAL2 XTAL1 接外部晶体的一个引脚。在单片机内部,它是构成片内振荡器的反相放大器的输入端。当采用外部振荡器时 ,该引脚接收振荡器的信号,既把此信号直接接到内部时钟发生器的输入端。 XTAL2 接外部晶体的另一个引脚。在单片机内部,它是上述振荡器的反相放大器的输出端。采用外部振荡器时,此引脚应悬浮不连接。 (3) 控制或与其它电源复用引脚 RST、 ALE/PROG、 /PSEN 和 /EA/VPP RST 复位输入端。 当振荡器运行时,在该引脚上出现两个机器周期的高电平将使单片机复位。 ALE/PROG 当访问外部存储器时, ALE(地址锁存允许)的输出用于 锁存地址的低位字节。即使不访问外部存储器, ALE 端仍以不变的频率(此频率为振荡器频率的 1/6)周期性地出现正脉冲信号。因此,它可用作对外输出的时钟,或用于定时目的。然而要注意的是:每当访问外部数据存储器时,将跳过一个 ALE 脉冲。在对 Flash存储器编程期间,该引脚还用于输入编程脉冲( /PROG) 6。 /PSEN 程序存储允许( /PSEN)输出是外部程序存储器的读选通信号。当AT89S52/LV52 由外部程序存储器取指令(或常数)时,每个机器周期两次 /PSEN 有效(既输出 2个脉冲)。但在此期间 内,每当访问外部数据存储器时,这两次有效的 /PSEN信号将不出现。 /EA/VPP 外部访问允许端。要使 CPU 只访问外部程序存储器(地址为 0000HFFFFH),则 /EA 端必须保持低电平(接到 GND 端)。当 /EA 端保持高电平(接 VSS 端)时, CPU 则执行内部程序存储器中的程序。 (4) 输入 /输出引脚 P0.0 P0.7、 P1.0 P1.7、 P2.0 P2.7 和 P3.0 P3.7 P0 端口( P0.0 P0.7) P0 是一个 8位漏极开路型双向 I/O 端口。作为输出口用时,每位能以吸收电流的方式驱动 8个 TTL 输入,对端口写 1 时,又可作高阻抗输入端用。 nts 5 P1 端口( P1.0 P1.7) P1 是一个带有内部上拉电阻的 8 位双向 I/O 端口。P1的输出缓冲器可驱动(吸收或输出电流方式) 4 个 TTL 输入。对端口写 1时,通过内部的上拉电阻把端口拉到高电位,这时可用作输入口。作输入口时,因为有内部的上拉电阻,那些被外部信号拉低的引脚会输出一个电流。 P2 端口 ( P2.0 P2.7) P2 是一个带有内部上拉电阻的 8 位双向 I/O 端口。P2 的输出缓冲器可驱动(吸收或输 出电流方式) 4 个 TTL 输入。对端口写 1时,通过内部的上拉电阻把端口拉到高电位,这时可用作输入口。 P2 作输入口使用时,因为有内部的上拉电阻,那些被外部信号拉低的引脚会输出一个电流。 P3 端口( P3.0 P3.7) P3 口管脚是 8 个带内部上拉电阻的双向 I/O 口,可接收输出 4个 TTL 门电流。当 P3 口写入 “1” 后,它们被内部上拉为高电平,并用作输入。作为输入,由于外部下拉为低电平, P3 口将输出电流 , 这是由于上拉的缘故。 P3口也可作为 AT89S52 的一些特殊功能, 这些特殊功能见表 4-17。 表 4-1 P3 端 口的特殊功能 端口引脚 兼 用 功 能 P3.0 RXD (串行输入口) P3.1 TXD (串行输出口) P3.2 /INT0 (外部中断 0) P3.3 /INT1 (外部中断 1) P3.4 T0 ( 定时器 0 的外部输入) P3.5 T1 (定时器 1 的外部输入) P3.6 /WR (外部数据存储器写选通) P3.7 /RD (外部数据存储器读选通) 4.5 键盘电路 本设计共采用按键 4个,分别与单片机的 P2.0、 P2.1、 P2.2、 P2.3 口相连,分别对应 汽车左转,汽车右转 ,刹车和检测 的功能。 7 结论 本设计硬件电路较简单,所用器件较少,电路中使用了 AT89S52 单片 主要芯片 ,实现了预计功能。 在对芯片的管脚功能和用法有充分的了解后,根据设计要求设计硬件电路,然后通过软件编程,用按键进行控制,用 发光二极管进行显示 。 nts 6 汽车尾灯控制电路 可以正常显示 汽车的左转,右转 , 停车和检测功能, 基本完成了预期要实现的目标。 参考文献 1康华光主编,电子技术基础 (数字部分 ),高等教 育出版社 2标准集成电路数据手册 TTL 电路,电子工业出版社 致 谢 不知不觉, 六 周的毕业设计结束了。我的毕业论文已整理完毕,电路调试进展良好。毕业设计的完成意味着我的大学学习生活即将结束,从此我将进入一个新的人生旅途、开始一段崭新的生活 工作。在此,我衷心地感谢所有在我做毕业设计期间帮助过我的人。 首先我要感谢我的指导老师李杰的大力帮助和支持。在整个设计过程当中,李老师在大局上指导我毕业设计的每一进程,还在百忙中抽空为我答疑解难,帮我分析讲解毕业设计中所遇到的问题。不仅如此,李老师还无私的给我 提供了丰富的学习资源和良好的学习环境,为我的毕业设计带来了很大方便。同时在我完成毕业设计的过程中提供了很多指导性的意见,使我受益匪浅。另外,李老师渊博的学识、严谨的治学态度和为人给了我很大的教育,这些将使我终身受益。在此,我衷心感谢李老师给予我的帮助和教育。 此外,我还要感谢 夏九 和 李国华 同学给予我的无私的帮助,他们在程序编写和调试过程中给予了我莫大的帮助。在此,我真诚地感谢他们。 最后,我要感谢我的母校 天津工程师范学院,在校期间,这里给我留下了美好的回忆。特别是在我即将踏上工作岗位的同时,毕业设计整个过 程给了我这样一个锻炼的机会,使我加深了对以前知识的理解和巩固,拓宽了知识面,也提高了我对所学知识的综合应用能力。我要对母校说:母校有我三五载,我爱母校一万年。祝愿母校的将来更美好! 附录 1: 汽车尾灯控制电路 设计电路原理图 nts 7 1234540931181920 212223246AT89S52VCC1K1K1K1K1K1K22p22p100VCC10nVCC附录 2 主程序 org 00h ajmp start ORG 001BH ;定时器 T1 中断程序入口 LJMP time1 ;跳至 INTT1 执行 org 0030h start: mov TMOD,#10h mov IE,#88h MOV TH1,#00h MOV TL1,#00h mov r7,#03h; setb TR1 turn: jnb p2.0,is_key jnb p2.1,is_key nts 8 jnb p2.2,is_key jnb p2.3,is_key orl p1,#0ffh; is_key : jb p2.3,no_check; anl p1,#0c0h; jmp turn no_check: jmp turn time1: push acc mov TH1,#010h mov TL1,#00h jb p2.0,left djnz r7,return mov r7,#3 xrl p1,#3fh left: jb p2.1,right dec r7; nts 9 cjne r7,#6,next1; mov p1,#0fbh next1: cjne r7,#3,next2; mov p1,#0fdh; next2: cjne r7,#0,right; mov p1,#0feh mov r7,#9; right: jb p2.2,return dec r7; cjne r7,#6,next11; mov p1,#0f7h next11: cjne r7,#3,next21; mov p1,#0efh; next21: cjne r7,#0,return; mov p1,#0dfh mov r7,#9; return: pop acc reti end nts 10 英文资料及中文翻译 6 TRANSMISSIONS OF DIGITAL DATA: INTERFACES AND MODEMS (From Introduction to Data Communications and Net Working, Behrouz Forouzan) Once we have encoder our information into a format that can be transmitted, the next step is to investigate the transmission process itself. Information-processing equipment such as PCs generate encoded signals but ordinarily require assistance to transmit those signals over a communication link. For example, a PC generates a digital signal but needs an additional device to modulate a carrier frequency before it is sent over a telephone line. How do we relay encoded data from the generating device to the next device in the process? The answer is a bundle of wires, a sort of mini communication link, called an interface. Because an interface links two devices not necessarily made by the same manufacturer, its characteristics must be defined and standards must be established. Characteristics of an interface include its mechanical specifications (how many wires are used to transport the signal); its electrical specifications (the frequency, amplitude, and phase of the expected signal); and its functional specifications (if multiple wires are used, what does each one do?). These characteristics are all described by several popular standards and are incorporated in the physical layer of the OSI model. 6.1 DIGITAL DATA TRANSMISSION Of primary concern when considering the transmission of data from one device to another is the wiring. And of primary concern when considering the wiring is the data stream. Do we send one bit at a time, or do we group bits into larger groups and, if so, how? The transmission of binary data across a link can be accomplished either in parallel mode or serial mode. In parallel mode, multiple bits are sent with each clock pulse. In serial mode, one bit is sent with each clock pulse. While there is only one way to send parallel data, there are two subclasses of serial transmission: synchronous and asynchronous (see Figure 6-1). Parallel Transmission Binary data, consisting of 1s and 0s, may be organized into groups of n bits each. Computers produce and consume data in groups of bits much as we conceive of and use spoken language in the form of words rather than letters. By grouping, we can send data n nts 11 bits at a time instead of one. This is called parallel transmission. Figure 6-1 Data transmission The mechanism for parallel transmission is a conceptually simple one: use n wires to send n bits at one time. That way each bit has its own wire, and all n bits of one group can be transmitted with each clock pulse from one device to another. Figure 6-2 shows how parallel transmission works for n=8.Typically the eight wires are bundled in a cable with a connector at each end. Figure 6-2 Parallel transmission The advantage of parallel transmission is speed. All else being equal, parallel transmission can increase the transfer speed by a factor of n over serial transmission. But there is a significant disadvantage: cost. Parallel transmission requires n communication lines (wires in the example) just to transmit the data stream. Because this is expensive, parallel transmission is usually limited to short distances, up to a maximum of say 25 feet. Serial Transmission In serial transmission one bit follows another, so we need only one communication channel rather than n to transmit data between two communicating devices . The advantage of serial over parallel transmission is that with only one Data transmission Parallel Serial Synchronous Asynchronous Sender Receiver We need eight lines s 8 bit synchronously nts 12 communication channel, serial transmission reduces the cost of transmission over parallel by roughly a factor of n. Since communication within devices is parallel, conversion devices are required at the interface between the sender and the line (parallel-to-parallel). Serial transmission occurs in one of two ways: asynchronous or synchronous. Asynchronous Transmission Asynchronous transmission is so named because the timing of a signal is unimportant. Instead, information is received and translated by agreed-upon patterns. As long as those patterns are followed, the receiving device can retrieve the information without regard to the rhythm in which it is sent. Patterns are based on grouping the bit stream into bytes. Each group, usually eight bits, is sent along the link as a unit. The sending system handles each group independently, relaying it to the link whenever ready, without regard to a timer. Without a synchronizing pulse, the receiver cannot use timing to predict when the next group will arrive. To alert the receiver to the arrival of a new group, therefore, an extra bit is added to the beginning of each byte. This bit, usually a 0, is called the start bit. To let the receiver know that the byte is finished, one or more additional bits are appended to the end of the byte. These bits, usually 1s, are called stop bits. By this method, each byte is increased in size to at least 10 bits, of which 8 are information and 2 or more are signals to the receiver. In addition, the transmission of each byte may then be followed by a gap of varying duration. This gap can be represented either by an idle channel or by a stream of additional stop bits. In asynchronous transmission we send one start bit (0) at the beginning and one or more stop bits (1s) at the end of each byte. There may be a gap between each byte. The start and stop bits and the gap alert the receiver to the beginning and end of each byte and allow it to synchronize with the data stream. This mechanism is called asynchronous because, at the byte level, sender and receiver do not have to be synchronized. But within each byte, the receiver must still be synchronized with the incoming bit stream. This is, some synchronization is required, but only for the duration of a single byte. The receiving device resynchronizes at the onset of each new byte. When the receiver detects a start bit, it sets a timer and begins counting bits as they come in. after n bits the receiver looks for a stop bit. As soon as it detects the stop bit, it ignores any received pulses until it detects the next start bit. Asynchronous here means “asynchronous at the byte level,” but the bits are still synchronized; their durations are the same. nts 13 The addition of stop and start bits and the insertion of gaps into the bit stream make asynchronous transmission slower than forms of transmission that can operate without the addition of control information. But it is cheap and effective, two advantages that make it an attractive choice for situations like low-speed communication. For example, the connection of a terminal to a computer is a natural application for asynchronous transmission. A user types only one character at a time, types extremely slowly in data processing terms, and leaves unpredictable gaps of time between each character. Synchronous Transmission In synchronous transmission, the bit stream is combined into longer “frames,” which may contain multiple bytes. Each byte, however, is introduced onto the transmission link without a gap between it and the next one. It is left to the receiver to separate the bit stream into bytes for decoding purposes. In other words, data are transmitted as an unbroken string of 1s and 0s, and the receiver separates that string into the bytes, or characters, it needs to reconstruct the information. In synchronous transmission we send bits one after another without start/stop bits or gaps. It is the responsibility of the receiver to group the bits. Without gaps and start/stop bits, there is no built-in mechanism to help the receiving device adjust its bit synchronization in midstream. Timing becomes very important, therefore, because the accuracy of the received information is completely dependent on the ability of the receiving device to keep an accurate count of the bits as they come in. The advantage of synchronous transmission is speed. With no extra bits or gaps to introduce at the sending end and remove at the receiving end and, by extension, with fewer bits to move across the link, synchronous transmission is faster than asynchronous transmission is faster than asynchronous transmission. For this reason, it is more useful for high-speed applications like the transmission of data from one computer to another. Byte synchronization is accomplished in the data link layer. 6.2 DTE-DCE INTERFAC At this point we must clarify two terms important to computer networking: data terminal equipment (DTE). There are usually four basic functional units involved in the communication of data: a DTE and DCE on one end and a DCE and DTE on the other end. The DTE generates the data and passes them, along with any necessary control characters, to a DCE. The DCE does the job of converting the signal to a format appropriate to the transmission medium and introducing it onto the network link. When the signal arrives at the receiving end, this process is reversed. nts 14 Data Terminal Equipment (DTE) Data terminal equipment (DTE) includes any unit that functions either as a source of or as a destination for binary digital data. At the physical layer, if can be a terminal, microcomputer, computer, printer, fax machine, or any other device that generates or consumes digital data. DTEs do not often communicate directly with one another, they generate and consume information but need an intermediary to be able to communicate. Think of a DTE as operating the way your brain does when you talk. Lets say you have an idea that you want to communicate to a friend. Your brain creates the idea but cannot transmit that idea to your friends brain by itself. Unfortunately or fortunately, we are not a species of mind readers. Instead, your brain passes the idea to your vocal chords and mouth, which convert it to sound waves that can travel through the air or over a telephone line to your friends ear and from there to his or her brain, where it is converted back into information. In this model, your brain and your friends brain are DTEs. Your vocal chords and mouth are your DCE. His or her ear is also a DCE. The air or telephone wire is your transmission medium. A DTE is any device that is a source of or destination for binary digital data. Data Circuit-Terminating Equipment (DCE) Data circuit-terminating equipment (DCE) includes any functional unit that transmits or receives data in the form of an analog or digital signal through a network. At the physical layer, a DCE takes data generated by a DTE, converts them to an appropriate signal, and then introduces the signal onto the telecommunication link. Commonly used DCEs at this layer include modems . In any network, a DTE generates digital data and passes it to a DCE; the DCE converts the data to a form acceptable to the transmission medium and sends the converted signal to another DCE on the network. The second DCE takes the signal off the line, converts it to a form usable by its DTE, and delivers it. To make this communication possible, both the sending and receiving DCEs must use the same encoding method, much the way that if you want to communicate to someone who understands only Japanese, you must speak Japanese. The two DTEs do not need to be coordinated with each other, but each of them must be coordinated with its own DCE and the DCEs must be coordinated so that data translation occurs without loss of integrity. A DCE is any device that transmits or receives data in the form of an analog or digital signal through a network. nts 15 6 数字数据传输:接口和调制解调器 (选自 数据通信与网络 , Behrouz Forouzan 著) 我们将信息编码成可以传输的格式,下一步就是探讨传输过程了。信息处理设备如个人计算机能生成编码信号,通常还需要其它设备协助才能将这些信号在通信链路上传输。例如一台 PC 机产生数字信号,在将信号通过电话线发送之前,还需要一台附加设备来调制载波频率。在这过程中,我们怎样才能把数据从产生它的设备传送到下一个设备呢?解决办法是使用一捆导线,成为一种为通信链路,或叫接口。 因为接口连接的两个设备有可能不是一个厂家生产的, 所以必须规定接口的特性并建立标准。接口特性包括机械规范(使用多少条导线来传输信号)、电气规范(预期信号的频率、振幅和相位)以及功能规范(如果使用多条导线,每条导线的功能是什么?)。这些特性在一些常用标准中 都有描述并且被集成到了 OSI7 层模型的 物理层中。 6.1 数字数据传输 从一个设备向另一个设备发送数据主要考虑的是配线方式。对于配线问题主要考虑的因素是数据流。我们是否一次只发送一个比特,或是将比特成组发送以及如何成组?通过链路传输二进制数据可以采用并行模式或串行模式。在并行模式中,在每个时钟脉冲到来时多个 比特被同时发送。在串行模式中,每个时钟脉冲只发送一个比特。尽管只有一种发送并行数据的方法,串行传输却有两个子类:同步方式和异步方式(参见图 6-1)。 图 6-1 数据传输 6.
温馨提示:
1: 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
2: 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
3.本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。
提示  人人文库网所有资源均是用户自行上传分享,仅供网友学习交流,未经上传用户书面授权,请勿作他用。
关于本文
本文标题:汽车尾灯控制电路设计正文
链接地址:https://www.renrendoc.com/p-552199.html

官方联系方式

2:不支持迅雷下载,请使用浏览器下载   
3:不支持QQ浏览器下载,请用其他浏览器   
4:下载后的文档和图纸-无水印   
5:文档经过压缩,下载后原文更清晰   
关于我们 - 网站声明 - 网站地图 - 资源地图 - 友情链接 - 网站客服 - 联系我们

网站客服QQ:2881952447     

copyright@ 2020-2025  renrendoc.com 人人文库版权所有   联系电话:400-852-1180

备案号:蜀ICP备2022000484号-2       经营许可证: 川B2-20220663       公网安备川公网安备: 51019002004831号

本站为文档C2C交易模式,即用户上传的文档直接被用户下载,本站只是中间服务平台,本站所有文档下载所得的收益归上传人(含作者)所有。人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。若文档所含内容侵犯了您的版权或隐私,请立即通知人人文库网,我们立即给予删除!