




版权说明:本文档由用户提供并上传,收益归属内容提供方,若内容存在侵权,请进行举报或认领
文档简介
1、S Note Power Sequence Presentation,S Note Block Diagram,S Note Power on Sequence,MAX1977,MAX1845,MAX1907,MAX1992,Fuse 7A,FET Pch,FET Pch,FET Nch,FET Nch,DC-IN Connector,Docking Connector,VINT16,Tsurumai,VCC3SW,VCCCPUCORE,FET Nch,FET Nch,LP3958,Fuse 0.75A,FET Pch,VCC_FAN,VCC5B,VCC5M,USB_PWR1,USB_PWR2
2、,MICVCC,VCC2R5A,FET Nch,VCC3B,VCC3M,FET Pch,VCC3AUX,VCC3P,Fuse 2A,FET Nch,VBL16,Fuse 2A,VCCCPUIO,VCC1R5M,FET Nch,FET Nch,FET Nch,VCC1R5B,VCC1R5AUX,FET Nch,VCCGBEIOAUX,VCC1R8M,(Kenai2-32),For Ethernet Controller,PolySW 1.5A,VDD15,H8,VCC1R25B,LP2996,MAX4245,VCCGMCHCORE,MAX1845_VREF,MAX1683,FET Nch,Pol
3、ySW 1.5A,MAX8880,VCCACPU,MAX1935,VCC1R8M,MAX1935,VCC3M,VCCGBECOREAUX,ICH4M,PMH4,CPU,PWRSWITCH#,PWRSW_H8#,PWRSW_H8#,Power Button,PWRSW#,ICH_SLP_S3#,ICH_SLP_S4#,ICH_SLP_S4#,ICH_SLP_S3#,PM_SLP_S3#,PM_SLP_S5#,VTT_PWRG,VTT_PWRG,VR_PWRGD,VR_PWRGD,PCIRST#,PWRBTN#,SLP_S3#,SLP_S4#,+PWRON,B_ON,VCPU_CORE_ON,DD
4、R_VREF,MPWRG,APWRG,BPWRG,PCIRST#,CC_CPUPWRGD,CC_CPUPWRGD,PWRGOOD,GTL_CPURST#,GTL_CPURST#,GTL_ADS#,MONTARA GM+,CPURST#,BPWRG,PWROK,IM VPOK,DOCK-PWR16_F,1,2,VREGIN16,2,3,4,4,4.1,4,4,5,5,6,6,6,6,7,7,7,7,7,8,8,8,9,5,5,10,10,10,10,11,11,11,11,11,12,12,13,14,15,16,17,18,19,MPWRG,BPWRG,PWROK,RSMRST#,Power
5、on seuqence table,Power on seuqence table,DOCK-PWR16_F & VREGIN 16,VCC3SW,VCC3M_ON & VCC5M_ON,Spec: VCC3M_ON(M_ON1) to VCC5M_ON(M_ON2) is 10ms20ms,VCC3M & VCC5M,VCC3M & VCC%M power by MAXIM 1977,VCC3M & VCC5M,VCC1R5M & VCC1R8M,VCC1R5M power by MAXIM 1845,VCC1R8M power by MAXIM 1935,VCC1R5M & VCC1R8M
6、,MPWRG,In the block of M_PGS, the voltage of VCC5M and VCC3M are monitored by the internal analog comparator respectively, each state is supplied to M_PGS output. The terminal is Open drain structure. The operation of detection is started when both 5M_ON and 3M_ON are equal to High. The analog Compa
7、rator has hysteresis voltage and generate high signal when the following condition are satisfied. Greater than 4.461V(Typ.) at power on stage of VCC5M(Rising Edge)and lower than 4.311V (Typ.) at the shut down stage (Falling edge) after 47.5ms +/- 2.5ms Greater than 2.943V(Typ.) at power on stage of
8、VCC3M(Rising Edge)and lower than 2.793V (Typ.) at the shut down stage (Falling edge) after 47.5ms +/- 2.5ms L output isVCC5M4.311V(Typ.),VCC3M2.793V(Typ.),MPWRG,Spec:VCC3/5M Power to MPWRG is 47.5+/- 5ms,ICH_SLP_S3# & ICH_SLP_S4#,Spec: Depend on ICH4M spec , the SLP_S4# and SLP_S3# should rise up af
9、ter Power on. SLP_S3# to SLP_S4# is 1 RTCCLK2RTCCLK. (1RTC clock is approximately 32 us.),VCC3AUX & VCCGBECOREAUX,VCC3AUX power by FDC658P,VCCGBECOREAUX power by MAXIM 1935,VCC3AUX & VCCGBECOREAUX,VCCGBEIOAUX & VCCGBEIOAUX_DRV,VCC1R5AUX & VCC1R5AUX_DRV,Press Power Button,Press Power Button,Press Pow
10、er Button,+PWRON & B_ON & VCPU_CORE_ON,Spec: From +PWRON to B_ON is 10ms20ms,VCC2R5A,VCC2R5A power by MAXIM 1845,VCC2R5A,DDR_VREF,VCC3B & VCC5B & VCCACPU,VCCGMCHCORE & MICVCC & VCCCPUIO,Core power of Motara-GM Plus power by MAXIM 4245,MICVCC power by LP4085,VCCGMCHCORE & MICVCC & VCCCPUIO,CPU I/O po
11、wer by MAXIM 1992,VCCGMCHCORE & MICVCC & VCCCPUIO,VCC1R5B & VCC1R5B_DRV,APWRG & BPWRG,In the block of A_PGS, the voltage of VCC3A is monitored by the internal analog comparator, each state is supplied to A_PGS output. The terminal is Open drain structure. The operation of detection is started when 3
12、A_ON is equal to High. The analog Comparator has hysteresis voltage and generate highsignal when the following condition are satisfied. Greater than 2.943V(Typ.) at power on stage of VCC3A(Rising Edge)and lower than 2.793V (Typ.) at the shut down stage (Falling edge) In this period A_PGS is supplyin
13、g H level. The Hysteresis Voltage are set 150mV +/- 50mV. At the High state, the delay time of 350ms +/- 10ms is set.,APWRG,BPWRG,APWRG & BPWRG,In the block of B_PGS, the voltage of VCC5B and VCC3B are monitored by the internal analog comparator, each voltage state issupplied to B_PGS output. The te
14、rminal is Open drain structure. The operation of detection is started when both 5B_ON and 3B_ON are equal to High. The analog Comparator has hysteresis voltage and generate high signal when the following condition are satisfied. Greater than 4.461V(Typ.) at power on stage of VCC5M(Rising Edge)and lo
15、wer than 4.311V (Typ.) at the shut down stage (Falling edge) after 47.5ms +/- 2.5ms Greater than 2.943V(Typ.) at power on stage of VCC3M(Rising Edge)and lower than 2.793V (Typ.) at the shut down stage (Falling edge) after 47.5ms +/- 2.5ms In this period B_PGS is supplying H level. The Hysteresis Vol
16、tage are set 150mV +/- 50mV. And at the High state, the delay time is set, when B_PGS become High, the delay time of 100ms +/- 5ms is set in case of A_PGS is equal to Low, and the delay time of 445ms +/- 5ms is set in case of A_PGS is equal to High.,APWRG & BPWRG,BPWRG,APWRG & BPWRG,Spec: From APWRG
17、 to BPWRG is 100+/-5ms,VTT_PWRG,VCCCPUCORE & VR_PWRGD,VCCCPUCORE & VR_PWRGD by MAXIM 1907,VCCCPUCORE & VR_PWRGD,PCIRST# & CC_CPUPWRGD,Spec: From BPWRG to PCIRST# is 1ms,GTL_CPURST#,Spec: From PCIRST# to GTL_CPURST# is 1ms,GTL_ADS# & LPC_FRAME#,P_TRDY# & P_IRDY# & P_FRAME#,S0 TO S3,S0 TO S3,S3 TO S0,
18、S3 TO S0,S0 TO S3 & S3 TO S0 POWER STATUS,VCC1R25B,S3 TO S0,S0 TO S3,VCC3B,S0 TO S3,S3 TO S0,S0 TO S3 & S3 TO S0 POWER STATUS,VCC5B,S0 TO S3,S3 TO S0,S0 TO S3 & S3 TO S0 POWER STATUS,S0 TO S3,S3 TO S0,S0 TO S3 & S3 TO S0 POWER STATUS,VCCACPU,S0 TO S3,S3 TO S0,S0 TO S3 & S3 TO S0 POWER STATUS,VCCCPUI
19、O,S0 TO S3,S3 TO S0,S0 TO S3 & S3 TO S0 POWER STATUS,VCCGMCHCORE,S0 TO S3,S3 TO S0,S0 TO S3 & S3 TO S0 POWER STATUS,VCPU CORE ON,PWM POWER ON/OFF STATUS,MAXIM 1977,PLUG IN ADT,SHUTDOWN THE SYSTEM,VCC3M,PWM POWER ON/OFF STATUS,MAXIM 1977,PLUG IN ADT,SHUTDOWN THE SYSTEM,VCC5M,PWM POWER ON/OFF STATUS,MAXIM 1845,PLUG IN ADT,SHUTDOWN THE SYSTEM,VCC1R5M,PWM POWER ON/OFF STATUS,MAXIM 1845,PRESS POWER BUTTON ON,SHUTDOWN THE SYSTEM,VCC2R5A,PWM POWER ON/OFF STATUS,MAXIM 1907,PRESS POWER BUTTON ON,SHUTDOWN THE SYSTEM,VCCCPUCORE
温馨提示
- 1. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
- 2. 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
- 3. 本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
- 4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
- 5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
- 6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
- 7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。
最新文档
- 2025云南茶叶种植收购合同范本
- 风电技能考试题及答案
- 2025采购合同样式范文
- 动物免疫考试题目及答案
- 电工职级考试题及答案
- 内蒙古包装材料项目可行性研究报告
- 中国四溴化碳项目创业计划书
- 地理中考试题及答案上海
- 中国橡胶靴鞋制造项目投资计划书
- 单位物业部考试题及答案
- 商品陈列管理课件
- 台州市黄岩区海塘安澜工程(椒江黄岩段海塘)环评报告
- 2025年人教版小升初数学复习分类汇编:解方程或比例(学生版+解析)
- 2025年《Java Script程序设计》课程标准(含课程思政元素)
- 左心室辅助装置植入患者术后护理
- 海底捞管理案例分析
- 微塑料污染的环境影响评估方法研究-洞察阐释
- 云南省昆明市2023-2024学年高一下学期7月期末质量检测英语试卷(含答案)
- 公交车驾驶员心理健康培训
- 出租亚马逊店铺协议合同
- 成人术后疼痛管理
评论
0/150
提交评论