




版权说明:本文档由用户提供并上传,收益归属内容提供方,若内容存在侵权,请进行举报或认领
文档简介
1、ZZ 关于模拟设计的基本考虑Basic precautions and tips that an Analog Designer should know.1. Minimum channel length of the transistor should be four to five times the minimum feature
2、size of the process. We do it, to make the lambda of the transistor low i.e. the rate of change of Id w.r.t to Vds is low.晶体管最小沟长为工艺最小特征尺寸的4-5倍,用来减小沟长调制效应2. Present&
3、#160;art of analog design still uses the transistor in the saturation region.So one should always keep Vgs of the Transistor 30% above the Vt.目前模拟设计仍然是使晶体管工作在饱和区,故应使Vgs大于Vt约30%3. O
4、ne should always split the big transistor into small transistors having width or length feature size应把大管分成小晶体管,使其宽/长特征尺寸<或=15um4. W/L Ratio of transistors of the mirror circuit
5、should be less than or equal to 5, to ensure the proper matching of the transistors in the layout. Otherwise, it results to the Systamatic Offset in the circuit
6、.电流镜电路的晶体管的w/l比应小于或等于5,以保证较好的Matching,否则会有系统失调5. One should make all the required pins in the schmetic before generating the layout view. Because its diffcult to add a pin in the
7、160;layout view. All IO pins should be a metal2 pins whereas Vdd and Ground should be metal1 pins在电路中画出所有的管脚(pin),之后才作layout。因为在layout中增加一个pin是比较困难的。所有的IO pin应该用metal2 pin,Vdd和GND用metal1 pin6. On
8、e should first simulate the circuit with the typical model parameters of the devices. Since Vt of the trasistor can be anything between Vt(Typical) -/+ 20%. So we
9、60;check our circuit for the extreme cases i.e. Vt+20%, Vt-20%. A transistor having Vt-20% is called a fast transistor and transistor having Vt+20% is called slow transis
10、tor. Its just a way to differentiate them. So with these fast and slow transistor models we make four combination called nfpf, nfps, nspf, nsps, which are known
11、;as process corners. Now, once we are satisfied with the circuit performance with typical models than we check it in different process corners, to take the process v
12、ariation into account. Vt is just one example of the process variation there are others parameter too.首先先用tt做电路仿真。考虑Vt有+20% (slow)和-20% (fast),需要对工艺角考虑,FF,SS,FS,SF。除Vt,其他工艺参数也会有变化7. Its thumb rul
13、e that poly resistance has a 20% process variation whereas well resistance has got 10%. But the poly resistance has got lower temperature coefficent and lower Sheet
14、Resistance than well resistance So we choose the resistance type depending upon the requirments. Poly Capacitance has got a process variation of 10%.多晶硅电阻大约有20%的工艺变化,而阱区电阻变化约为10%。但多晶硅电阻有较低的温
15、度系数和低的方块电阻,应根据需要来选择电阻。多晶硅电容约有10%工艺变化8. One should also check the circuit performance with the temperature variation. We usuly do it for the range of -40C to 85C.需考虑温度变化对电路性能的影响,通常在-40C到85C范围
16、9. One should take the parasitic capacitance into account wherever one is making an overlap with metal layers or wells.有覆盖金属层或阱区时,须考虑寄生电容10. In Layout, all transistors should
17、be placed in one direction, to provide the same environment to all the transistors.Layout中,所有晶体管统一摆放方向,使有相同的环境11. One should place all transistor in layout with a due care to&
18、#160;the pin position before start routing them.在对晶体管布局布线之前,考虑Pin的位置12. One should always use the Metal 1 for horizontal routing and Metal 2 for the vertical routing as far
19、60;as possible.尽量使用metal1横向布线,metal纵向布线13. One should never use POLY as routing layer when the interconnects carries a current. One can have a short gate connection using poly.在互连用
20、来传送电流时,不要用Poly来做互连。可以用poly做短的栅连接。14. One should try to avoid running metal over poly gate. As this cause to increase in parasitic capacitance.避免金属在多晶硅栅上走线,会增加寄生电容15. Current in all the
21、transistor and resistor part should flow in the same direction所有晶体管和电阻有相同的电流走向16. One should do the Power(Vdd & Gnd) routing in top layer metal (metal5 only). Because Top&
22、#160;layer metals are usually thicker and wider and so has low resistance.在最上层金属做电源(Vdd和GND)布线。因为最上层金属通常更厚、更宽,因而电阻较小17. One should always merge drain and source of transistor (of same t
23、ype) connected together.merge连接的Source和Drain18. To minimize the process variation in the Resistor value one should always take the resistors width three to four times of the d
24、efault value. we do it to decrease the value of differential of R(L)为减小工艺变化对电阻影响,应使电阻的宽度为默认值的3-4倍19. One should cover the resistance with metal layer, to avoid the damaged dur
25、ing the wafer level testing.用金属覆盖电阻,避免wafer级测试时的损伤20. One should always make a Common Centroid structure for the matched transistor in the layout.Each differential pair transistor shoul
26、d be divide into four transistors and should be placed in two rows common centroid structure.One may use the the linear common centroid structure for the current mir
27、ror circuit.对匹配的晶体管用共中心的结构差分对管,分割为4管,2*2排列,共中心对电流镜,可用线形共中心21. Its advisiable to put a dummy layers around the resistance and the capacitance to avoid the erosion at the time of etching.
28、建议在电阻和电容周围作dummy22. One should always have a Guard Ring arround the differential pair.在差分对周围作保护环23. Always put a Guard Ring arround the N-well and P-well.在N阱和P阱作保护环半导体24. Thumb rule
29、0;for the metal current density is 0.8mA/um. Its larger for the top most metal layer.金属电流密度0.8mA/um,最上层金属可以更大25. To avoid the Latchup, one should always make the PN junction
30、160;reverse biased i.e. In NWELL should be connected to positive power supply (Vdd) and PWELL should be connected to negative power supply (Gnd). Designers do it to make the leakage current small.为避免Latchup,应使PN结反偏,如N-Well应连到正电源,P-Well应连到负电源。这样可减小漏电26. Its always a good practice to use a infotext layer to put
温馨提示
- 1. 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。图纸软件为CAD,CAXA,PROE,UG,SolidWorks等.压缩文件请下载最新的WinRAR软件解压。
- 2. 本站的文档不包含任何第三方提供的附件图纸等,如果需要附件,请联系上传者。文件的所有权益归上传用户所有。
- 3. 本站RAR压缩包中若带图纸,网页内容里面会有图纸预览,若没有图纸预览就没有图纸。
- 4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
- 5. 人人文库网仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对用户上传分享的文档内容本身不做任何修改或编辑,并不能对任何下载内容负责。
- 6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
- 7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。
最新文档
- 2025-2030全球与中国预制菜行业市场发展分析及前景趋势与投资研究报告
- 2025-2030儿科医院行业风险投资及投资运作模式研究报告
- 智能家居设备的多模态数据交互-洞察阐释
- 城市色彩规划与可持续性-洞察阐释
- 2025-2030中国餐饮连锁行业深度分析及发展前景与发展战略研究报告
- 概率论中的分布生成模型研究-洞察阐释
- 基于GIS的农田资源定位与管理研究-洞察阐释
- 大型建筑项目管理人员培训计划
- 自然语言处理驱动的装卸需求实时预测系统-洞察阐释
- 土壤孔隙结构的机器学习预测-洞察阐释
- 木香防治病虫害对策
- 《筵席设计与制作》考试复习题库(含答案)
- DZ/T 0462.6-2023 矿产资源“三率”指标要求 第6部分:石墨等26种非金属矿产(正式版)
- 交通出行车费报销单模板
- 中国民族钢琴艺术鉴赏智慧树知到期末考试答案章节答案2024年西安交通大学
- 咖啡文化与饮品调制智慧树知到期末考试答案2024年
- (高清版)DZT 0319-2018 冶金行业绿色矿山建设规范
- 体检中心医护培训课件
- 2024年中国人保财险全系统陕西分公司招聘笔试参考题库含答案解析
- 医院培训课件:《护患沟通技巧》
- 空调风道改造技术方案
评论
0/150
提交评论